Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
 

 
Software Version and Target Device
Product Version: ISE:14.2 (WebPack) - P.28xd Target Family: Spartan6
OS Platform: NT64 Target Device: xc6slx9
Project ID (random number) ea081235f4e2469da4cf3e33d5a71d61.AA1CB9A9886F4D6AB3350CD8809573A8.3 Target Package: tqg144
Registration ID __0_0_0 Target Speed: -2
Date Generated 2015-02-04T17:45:06 Tool Flow ISE
 
User Environment
OS Name Microsoft Windows 7 , 64-bit OS Release Service Pack 1 (build 7601)
CPU Name Intel(R) Core(TM) i5-4670 CPU @ 3.40GHz CPU Speed 3392 MHz
OS Name Microsoft Windows 7 , 64-bit OS Release Service Pack 1 (build 7601)
CPU Name Intel(R) Core(TM) i5-4670 CPU @ 3.40GHz CPU Speed 3392 MHz
 
Device Usage Statistics
Macro StatisticsMiscellaneous StatisticsNet StatisticsSite Usage
Comparators=1
  • 28-bit comparator lessequal=1
Counters=3
  • 17-bit up counter=1
  • 2-bit up counter=1
  • 28-bit up counter=1
Registers=3
  • Flip-Flops=3
MiscellaneousStatistics
  • AGG_BONDED_IO=3
  • AGG_IO=3
  • AGG_LOCED_IO=3
  • AGG_SLICE=32
  • NUM_BONDED_IOB=3
  • NUM_BSFULL=50
  • NUM_BSLUTONLY=63
  • NUM_BSUSED=113
  • NUM_BUFG=1
  • NUM_LOCED_IOB=3
  • NUM_LOGIC_O5ANDO6=9
  • NUM_LOGIC_O5ONLY=41
  • NUM_LOGIC_O6ONLY=61
  • NUM_LUT_RT_DRIVES_CARRY4=2
  • NUM_LUT_RT_EXO6=2
  • NUM_LUT_RT_O5=1
  • NUM_LUT_RT_O6=41
  • NUM_SLICEL=14
  • NUM_SLICEX=18
  • NUM_SLICE_CARRY4=14
  • NUM_SLICE_CONTROLSET=2
  • NUM_SLICE_CYINIT=167
  • NUM_SLICE_FF=51
  • NUM_SLICE_UNUSEDCTRL=16
  • NUM_UNUSABLE_FF_BELS=13
NetStatistics
  • NumNets_Active=127
  • NumNets_Vcc=1
  • NumNodesOfType_Active_BOUNCEACROSS=3
  • NumNodesOfType_Active_BOUNCEIN=11
  • NumNodesOfType_Active_BUFGOUT=1
  • NumNodesOfType_Active_BUFHINP2OUT=4
  • NumNodesOfType_Active_CLKPIN=16
  • NumNodesOfType_Active_CLKPINFEED=4
  • NumNodesOfType_Active_CNTRLPIN=1
  • NumNodesOfType_Active_DOUBLE=105
  • NumNodesOfType_Active_GENERIC=3
  • NumNodesOfType_Active_GLOBAL=20
  • NumNodesOfType_Active_INPUT=12
  • NumNodesOfType_Active_IOBIN2OUT=2
  • NumNodesOfType_Active_IOBOUTPUT=2
  • NumNodesOfType_Active_LUTINPUT=338
  • NumNodesOfType_Active_OUTBOUND=115
  • NumNodesOfType_Active_OUTPUT=130
  • NumNodesOfType_Active_PADINPUT=2
  • NumNodesOfType_Active_PADOUTPUT=1
  • NumNodesOfType_Active_PINBOUNCE=53
  • NumNodesOfType_Active_PINFEED=357
  • NumNodesOfType_Active_QUAD=12
  • NumNodesOfType_Active_REGINPUT=1
  • NumNodesOfType_Active_SINGLE=176
SiteStatistics
  • BUFG-BUFGMUX=1
  • IOB-IOBM=1
  • IOB-IOBS=2
  • SLICEL-SLICEM=12
  • SLICEX-SLICEL=3
SiteSummary
  • BUFG=1
  • BUFG_BUFG=1
  • CARRY4=14
  • FF_SR=1
  • HARD0=2
  • HARD1=1
  • IOB=3
  • IOB_IMUX=1
  • IOB_INBUF=1
  • IOB_OUTBUF=2
  • LUT5=51
  • LUT6=113
  • PAD=3
  • REG_SR=50
  • SLICEL=14
  • SLICEX=18
 
Configuration Data
FF_SR
  • CK=[CK:1] [CK_INV:0]
  • SRINIT=[SRINIT1:1]
  • SYNC_ATTR=[ASYNC:1]
IOB_OUTBUF
  • DRIVEATTRBOX=[12:2]
  • SLEW=[SLOW:2]
  • SUSPEND=[3STATE:2]
REG_SR
  • CK=[CK:50] [CK_INV:0]
  • LATCH_OR_FF=[FF:50]
  • SRINIT=[SRINIT0:49] [SRINIT1:1]
  • SYNC_ATTR=[ASYNC:50]
SLICEX
  • CLK=[CLK:16] [CLK_INV:0]
 
Pin Data
BUFG
  • I0=1
  • O=1
BUFG_BUFG
  • I0=1
  • O=1
CARRY4
  • CIN=11
  • CO1=1
  • CO3=11
  • CYINIT=3
  • DI0=13
  • DI1=13
  • DI2=12
  • DI3=11
  • O0=12
  • O1=11
  • O2=11
  • O3=11
  • S0=14
  • S1=13
  • S2=12
  • S3=12
FF_SR
  • CK=1
  • D=1
  • Q=1
HARD0
  • 0=2
HARD1
  • 1=1
IOB
  • I=1
  • O=2
  • PAD=3
IOB_IMUX
  • I=1
  • OUT=1
IOB_INBUF
  • OUT=1
  • PAD=1
IOB_OUTBUF
  • IN=2
  • OUT=2
LUT5
  • A1=6
  • A2=2
  • A3=4
  • A4=3
  • A5=3
  • O5=51
LUT6
  • A1=16
  • A2=18
  • A3=64
  • A4=67
  • A5=109
  • A6=112
  • O6=113
PAD
  • PAD=3
REG_SR
  • CE=2
  • CK=50
  • D=50
  • Q=50
SLICEL
  • A1=2
  • A2=2
  • A3=2
  • A4=2
  • A5=13
  • A6=14
  • AMUX=12
  • B1=1
  • B2=1
  • B3=2
  • B4=2
  • B5=13
  • B6=13
  • BMUX=12
  • C1=1
  • C2=1
  • C3=1
  • C4=1
  • C5=12
  • C6=12
  • CIN=11
  • CMUX=11
  • COUT=11
  • D1=1
  • D2=1
  • D3=1
  • D4=1
  • D5=11
  • D6=12
  • DMUX=11
SLICEX
  • A=4
  • A1=7
  • A2=7
  • A3=17
  • A4=18
  • A5=17
  • A6=17
  • AMUX=1
  • AQ=15
  • AX=1
  • B=2
  • B1=2
  • B2=3
  • B3=15
  • B4=16
  • B5=15
  • B6=16
  • BMUX=1
  • BQ=14
  • C=4
  • C1=3
  • C2=3
  • C3=14
  • C4=15
  • C5=15
  • C6=15
  • CE=1
  • CLK=16
  • CQ=11
  • D=3
  • D1=1
  • D2=1
  • D3=12
  • D4=12
  • D5=13
  • D6=13
  • DQ=10
 
Tool Usage
Command Line History
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc6slx9-tqg144-2 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc6slx9-tqg144-2 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -mt off <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 2 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc6slx9-tqg144-2 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc6slx9-tqg144-2 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -mt off <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 2 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc6slx9-tqg144-2 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc6slx9-tqg144-2 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -mt off <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 2 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
 
Software Quality
Run Statistics
Program NameRuns StartedRuns FinishedErrorsFatal ErrorsInternal ErrorsExceptionsCore Dumps
Start 0 0 0 0 0 0 0
_impact 40 25 0 0 0 0 0
bitgen 385 382 0 0 0 0 0
edif2ngd 1 1 0 0 0 0 0
map 475 390 0 0 0 0 0
netgen 9 9 0 0 0 0 0
ngc2edif 2 2 0 0 0 0 0
ngcbuild 9 9 0 0 0 0 0
ngdbuild 504 498 0 0 0 0 0
obngc 9 9 0 0 0 0 0
par 387 386 0 0 0 0 0
trce 371 371 0 0 0 0 0
xst 800 744 0 0 0 0 0
 
Project Statistics
PROP_Enable_Message_Filtering=false PROP_FitterReportFormat=HTML
PROP_LastAppliedGoal=Balanced PROP_LastAppliedStrategy=Xilinx Default (unlocked)
PROP_ManualCompileOrderImp=false PROP_PropSpecInProjFile=Store all values
PROP_Simulator=ISim (VHDL/Verilog) PROP_SynthTopFile=changed
PROP_Top_Level_Module_Type=HDL PROP_UseSmartGuide=false
PROP_UserConstraintEditorPreference=Constraints Editor PROP_intProjectCreationTimestamp=2015-02-04T17:38:49
PROP_intWbtProjectID=AA1CB9A9886F4D6AB3350CD8809573A8 PROP_intWbtProjectIteration=3
PROP_intWorkingDirLocWRTProjDir=Same PROP_intWorkingDirUsed=No
PROP_lockPinsUcfFile=changed PROP_AutoTop=true
PROP_DevFamily=Spartan6 PROP_DevDevice=xc6slx9
PROP_DevFamilyPMName=spartan6 PROP_DevPackage=tqg144
PROP_Synthesis_Tool=XST (VHDL/Verilog) PROP_DevSpeed=-2
PROP_PreferredLanguage=Verilog FILE_UCF=1
FILE_VERILOG=1
 
Unisim Statistics
NGDBUILD_PRE_UNISIM_SUMMARY
NGDBUILD_NUM_BUFGP=1 NGDBUILD_NUM_FD=49 NGDBUILD_NUM_FDE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_INV=3 NGDBUILD_NUM_LUT1=45 NGDBUILD_NUM_LUT2=2 NGDBUILD_NUM_LUT3=5
NGDBUILD_NUM_LUT4=46 NGDBUILD_NUM_LUT5=7 NGDBUILD_NUM_LUT6=11 NGDBUILD_NUM_MUXCY=49
NGDBUILD_NUM_OBUF=2 NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=45
NGDBUILD_POST_UNISIM_SUMMARY
NGDBUILD_NUM_BUFG=1 NGDBUILD_NUM_FD=49 NGDBUILD_NUM_FDE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_IBUFG=1 NGDBUILD_NUM_INV=3 NGDBUILD_NUM_LUT1=45 NGDBUILD_NUM_LUT2=2
NGDBUILD_NUM_LUT3=5 NGDBUILD_NUM_LUT4=46 NGDBUILD_NUM_LUT5=7 NGDBUILD_NUM_LUT6=11
NGDBUILD_NUM_MUXCY=49 NGDBUILD_NUM_OBUF=2 NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=45
 
XST Command Line Options
XST_OPTION_SUMMARY
-ifn=<fname>.prj -ofn=<design_top> -ofmt=NGC -p=xc6slx9-2-tqg144
-top=<design_top> -opt_mode=Speed -opt_level=1 -power=NO
-iuc=NO -keep_hierarchy=No -netlist_hierarchy=As_Optimized -rtlview=Yes
-glob_opt=AllClockNets -read_cores=YES -write_timing_constraints=NO -cross_clock_analysis=NO
-bus_delimiter=<> -slice_utilization_ratio=100 -bram_utilization_ratio=100 -dsp_utilization_ratio=100
-reduce_control_sets=Auto -fsm_extract=YES -fsm_encoding=Auto -safe_implementation=No
-fsm_style=LUT -ram_extract=Yes -ram_style=Auto -rom_extract=Yes
-shreg_extract=YES -rom_style=Auto -auto_bram_packing=NO -resource_sharing=YES
-async_to_sync=NO -use_dsp48=Auto -iobuf=YES -max_fanout=100000
-bufg=16 -register_duplication=YES -register_balancing=No -optimize_primitives=NO
-use_clock_enable=Auto -use_sync_set=Auto -use_sync_reset=Auto -iob=Auto
-equivalent_register_removal=YES -slice_utilization_ratio_maxmargin=5