top Project Status (02/13/2015 - 19:47:25)
Project File: RS485.xise Parser Errors: No Errors
Module Name: top Implementation State: Programming File Generated
Target Device: xc6slx9-2tqg144
  • Errors:
No Errors
Product Version:ISE 14.2
  • Warnings:
29 Warnings (0 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 68 11,440 1%  
    Number used as Flip Flops 68      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 96 5,720 1%  
    Number used as logic 94 5,720 1%  
        Number using O6 output only 50      
        Number using O5 output only 24      
        Number using O5 and O6 20      
        Number used as ROM 0      
    Number used as Memory 0 1,440 0%  
    Number used exclusively as route-thrus 2      
        Number with same-slice register load 0      
        Number with same-slice carry load 2      
        Number with other load 0      
Number of occupied Slices 34 1,430 2%  
Nummber of MUXCYs used 40 2,860 1%  
Number of LUT Flip Flop pairs used 97      
    Number with an unused Flip Flop 36 97 37%  
    Number with an unused LUT 1 97 1%  
    Number of fully used LUT-FF pairs 60 97 61%  
    Number of unique control sets 11      
    Number of slice register sites lost
        to control set restrictions
52 11,440 1%  
Number of bonded IOBs 4 102 3%  
    Number of LOCed IOBs 4 4 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 1 32 3%  
    Number used as BUFIO2s 1      
    Number used as BUFIO2_2CLKs 0      
Number of BUFIO2FB/BUFIO2FB_2CLKs 1 32 3%  
    Number used as BUFIO2FBs 1      
    Number used as BUFIO2FB_2CLKs 0      
Number of BUFG/BUFGMUXs 2 16 12%  
    Number used as BUFGs 2      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 1 4 25%  
    Number used as DCMs 1      
    Number used as DCM_CLKGENs 0      
Number of ILOGIC2/ISERDES2s 0 200 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 200 0%  
Number of OLOGIC2/OSERDES2s 0 200 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 16 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 3.72      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent±Ý 2 13 19:46:48 2015029 Warnings (0 new)1 Info (0 new)
Translation ReportCurrent±Ý 2 13 19:46:52 2015001 Info (0 new)
Map ReportCurrent±Ý 2 13 19:47:00 2015007 Infos (0 new)
Place and Route ReportCurrent±Ý 2 13 19:47:05 2015000
Power Report     
Post-PAR Static Timing ReportCurrent±Ý 2 13 19:47:09 2015003 Infos (0 new)
Bitgen ReportCurrent±Ý 2 13 19:47:16 2015001 Info (0 new)
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportOut of Date±Ý 2 13 19:47:16 2015
WebTalk Log FileOut of Date±Ý 2 13 19:47:25 2015

Date Generated: 02/13/2015 - 19:51:44