top Project Status (02/12/2015 - 22:11:50)
Project File: HC02-BT.xise Parser Errors: No Errors
Module Name: top Implementation State: Programming File Generated
Target Device: xc6slx9-2tqg144
  • Errors:
No Errors
Product Version:ISE 14.2
  • Warnings:
686 Warnings (686 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 71 11,440 1%  
    Number used as Flip Flops 71      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 157 5,720 2%  
    Number used as logic 155 5,720 2%  
        Number using O6 output only 98      
        Number using O5 output only 40      
        Number using O5 and O6 17      
        Number used as ROM 0      
    Number used as Memory 0 1,440 0%  
    Number used exclusively as route-thrus 2      
        Number with same-slice register load 0      
        Number with same-slice carry load 2      
        Number with other load 0      
Number of occupied Slices 45 1,430 3%  
Nummber of MUXCYs used 56 2,860 1%  
Number of LUT Flip Flop pairs used 157      
    Number with an unused Flip Flop 89 157 56%  
    Number with an unused LUT 0 157 0%  
    Number of fully used LUT-FF pairs 68 157 43%  
    Number of unique control sets 6      
    Number of slice register sites lost
        to control set restrictions
25 11,440 1%  
Number of bonded IOBs 3 102 2%  
    Number of LOCed IOBs 3 3 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 1 64 1%  
Number of BUFIO2/BUFIO2_2CLKs 1 32 3%  
    Number used as BUFIO2s 1      
    Number used as BUFIO2_2CLKs 0      
Number of BUFIO2FB/BUFIO2FB_2CLKs 1 32 3%  
    Number used as BUFIO2FBs 1      
    Number used as BUFIO2FB_2CLKs 0      
Number of BUFG/BUFGMUXs 2 16 12%  
    Number used as BUFGs 2      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 1 4 25%  
    Number used as DCMs 1      
    Number used as DCM_CLKGENs 0      
Number of ILOGIC2/ISERDES2s 0 200 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 200 0%  
Number of OLOGIC2/OSERDES2s 0 200 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 16 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 3.79      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent格 2 12 22:11:16 20150681 Warnings (681 new)9 Infos (9 new)
Translation ReportCurrent格 2 12 22:11:20 2015001 Info (1 new)
Map ReportCurrent格 2 12 22:11:27 201501 Warning (1 new)8 Infos (8 new)
Place and Route ReportCurrent格 2 12 22:11:33 201503 Warnings (3 new)0
Power Report     
Post-PAR Static Timing ReportCurrent格 2 12 22:11:37 2015003 Infos (3 new)
Bitgen ReportCurrent格 2 12 22:11:43 201501 Warning (1 new)2 Infos (2 new)
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrent格 2 12 22:11:44 2015
WebTalk Log FileCurrent格 2 12 22:11:49 2015

Date Generated: 02/12/2015 - 22:11:50