top Project Status (04/18/2015 - 14:30:12)
Project File: HC02-BT.xise Parser Errors: No Errors
Module Name: top Implementation State: Programming File Generated
Target Device: xc3s200-4tq144
  • Errors:
No Errors
Product Version:ISE 14.2
  • Warnings:
30 Warnings (10 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Flip Flops 75 3,840 1%  
Number of 4 input LUTs 135 3,840 3%  
Number of occupied Slices 98 1,920 5%  
    Number of Slices containing only related logic 98 98 100%  
    Number of Slices containing unrelated logic 0 98 0%  
Total Number of 4 input LUTs 183 3,840 4%  
    Number used as logic 135      
    Number used as a route-thru 48      
Number of bonded IOBs 3 97 3%  
Number of BUFGMUXs 1 8 12%  
Average Fanout of Non-Clock Nets 3.58      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentÅä 4 18 14:29:48 2015027 Warnings (10 new)10 Infos (3 new)
Translation ReportCurrentÅä 4 18 14:29:53 2015000
Map ReportCurrentÅä 4 18 14:29:56 2015003 Infos (0 new)
Place and Route ReportCurrentÅä 4 18 14:30:01 201503 Warnings (0 new)0
Power Report     
Post-PAR Static Timing ReportCurrentÅä 4 18 14:30:03 2015005 Infos (2 new)
Bitgen ReportCurrentÅä 4 18 14:30:07 2015001 Info (1 new)
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentÅä 4 18 14:30:07 2015
WebTalk Log FileCurrentÅä 4 18 14:30:12 2015

Date Generated: 04/18/2015 - 14:30:12