ADC_MCP3208 Project Status (02/09/2015 - 20:53:45)
Project File: ADC_MCP3208_VarR_Cds_Dms.xise Parser Errors: No Errors
Module Name: ADC_MCP3208 Implementation State: Programming File Not Generated
Target Device: xc6slx9-2tqg144
  • Errors:
 
Product Version:ISE 14.2
  • Warnings:
 
Design Goal: Balanced
  • Routing Results:
 
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
 
Environment: System Settings
  • Final Timing Score:
  
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 200 11,440 1%  
    Number used as Flip Flops 200      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 459 5,720 8%  
    Number used as logic 454 5,720 7%  
        Number using O6 output only 328      
        Number using O5 output only 81      
        Number using O5 and O6 45      
        Number used as ROM 0      
    Number used as Memory 0 1,440 0%  
    Number used exclusively as route-thrus 5      
        Number with same-slice register load 1      
        Number with same-slice carry load 4      
        Number with other load 0      
Number of occupied Slices 167 1,430 11%  
Nummber of MUXCYs used 96 2,860 3%  
Number of LUT Flip Flop pairs used 491      
    Number with an unused Flip Flop 303 491 61%  
    Number with an unused LUT 32 491 6%  
    Number of fully used LUT-FF pairs 156 491 31%  
    Number of unique control sets 23      
    Number of slice register sites lost
        to control set restrictions
96 11,440 1%  
Number of bonded IOBs 7 102 6%  
    Number of LOCed IOBs 7 7 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 1 32 3%  
    Number used as BUFIO2s 1      
    Number used as BUFIO2_2CLKs 0      
Number of BUFIO2FB/BUFIO2FB_2CLKs 1 32 3%  
    Number used as BUFIO2FBs 1      
    Number used as BUFIO2FB_2CLKs 0      
Number of BUFG/BUFGMUXs 3 16 18%  
    Number used as BUFGs 3      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 200 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 200 0%  
Number of OLOGIC2/OSERDES2s 0 200 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 16 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 1 2 50%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 4.41      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent¿ù 2 9 16:55:26 2015   
Translation ReportCurrent¿ù 2 9 16:55:30 2015   
Map ReportCurrent¿ù 2 9 16:55:42 2015   
Place and Route ReportCurrent¿ù 2 9 16:55:49 2015   
CPLD Fitter Report (Text)     
Power Report     
Post-PAR Static Timing ReportCurrent¿ù 2 9 16:55:53 2015   
Bitgen ReportCurrent¿ù 2 9 16:56:00 2015   
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportOut of Date¿ù 2 9 20:53:38 2015
WebTalk Log FileOut of Date¿ù 2 9 20:53:45 2015

Date Generated: 02/09/2015 - 20:54:14